Full Power Management

ARD_X_ZUM_D1

Zynq UltraScale+ MPSoC
(Full Power Management)

The ARD_X_ZUM_D1 is a scalable power supply designed to provide power to Xilinx Zynq UltraScale+ (ZU+) MPSoC Full Power Domain FPGAs. The design is scalable to support the most basic ZU2CG device with a dual-core Arm Cortex-53 application processor and dual-core Arm Cortex-R5F real-time processor to ZU3EG products that have graphics processing capabilities (GPUs).

Design recommended by AMD

FULL POWER MANAGEMENT


POWER TREE MAPPING – FULL POWER MANAGEMENT

#RailSeqPower ComponentTypeUpstream RailVinput (V)Vout (V)Iout (A)AnDAPT PMIC
1VCC_PSINTLP1C200Sync BuckPVIN120.850.7ARD_X_ZUM_D1_IC1
2VCC_PSAUX (VCC_PSAUX,
VCC_PSADC)
2C150Async BuckPVIN121.80.5 + 0.010 + 0.035ARD_X_ZUM_D1_IC1
3VCC_PSPLL3C710LDOVCC_PSAUX1.81.20.035ARD_X_ZUM_D1_IC1
4VCCO_PSIO4C150Async BuckPVIN121.8 – 3.30.5ARD_X_ZUM_D1_IC1
5VCC_PSINTFP
(VCC_PSINTFP, VCC_PSINTFP_DDR)
5C200Sync BuckPVIN120.851.4ARD_X_ZUM_D1_IC1
6VCC_PSDDR_PLL6C750Load SwitchVCC_PSAUX1.81.80.010ARD_X_ZUM_D1_IC1
7VCC0_PSDDR (VCC0_PSDDR,
DDR_VDDQ/ VDD)
7C200Sync BuckPVIN121.1 – 1.53ARD_X_ZUM_D1_IC1
8VCCINT
(VCCINT, VCCBRAM, VCCINT_IO)
8C200Sync BuckPVIN120.85/0.721 – 3.5ARD_X_ZUM_D1_IC1
9VCCBRAM8C200Sync BuckPVIN120.851ARD_X_ZUM_D1_IC1
10VCCAUX
(VCCAUX, VCCAUX_IO, VCCADC)
9C200Sync BuckPVIN121.80.4ARD_X_ZUM_D1_IC1

ANDAPT SOLUTION – FULL POWER MANAGEMENT


DESIGN VIEW IC1

THERMAL VIEW IC1


DESIGN VIEW IC2

THERMAL VIEW IC2


TEST DATA

en_US
Scroll to Top